]> cloudbase.mooo.com Git - ddt180.git/blame - z180reg.inc
Makefile
[ddt180.git] / z180reg.inc
CommitLineData
c0b1aafa
L
1 .xlist\r
2\r
3;;\r
4;; HD64180/Z180 Register Definitions\r
5;;\r
6\r
7\r
8b2m macro name,nr\r
9name equ nr\r
10M_&name equ 1 shl nr\r
11 endm\r
12\r
13; ifndef IOBASE\r
14IOBASE equ 0\r
15; endif\r
16\r
17cntla0 equ IOBASE+00h ;ASCI Control Register A Channel 0\r
18cntla1 equ IOBASE+01h ;ASCI Control Register A Channel 1\r
19 b2m MPE, 7 ;Multi-Processor Mode Enable\r
20 b2m RE, 6 ;Receiver Enable\r
21 b2m TE, 5 ;Transmitter Enable\r
22 b2m RTS0, 4 ;Request to Send Channel 0\r
23 b2m CKA1D, 4 ;CKA1 disable (Enable DREQ0)\r
24 b2m MPBR, 3 ;Multiprocessor Bit Receive (Read)\r
25 b2m EFR, 3 ;Error Flag Reset (Write)\r
26 b2m MOD2, 2 ;Data Format Mode 1 = 8-Bit data\r
27 b2m MOD1, 1 ;1 = Parity enabled\r
28 b2m MOD0, 0 ;1 = 2 stop bits\r
29\r
30cntlb0 equ IOBASE+02h ;ASCI Control Register B Channel 0\r
31cntlb1 equ IOBASE+03h ;ASCI Control Register B Channel 1\r
32 b2m MPBT,7 ;Multiprocessor Bit Transmit\r
33 b2m MP,6 ;Multiprocessor Mode\r
34 b2m CTS,5 ;Clear to Send\r
35 b2m PS,5 ;Prescale\r
36 b2m PEO,4 ;Parity Even Odd\r
37 b2m DR,3 ;Divide Ratio\r
38 b2m SS2,2 ;Source/Speed Select 2,1,0\r
39 b2m SS1,1 ;\r
40 b2m SS0,0 ;\r
41\r
42stat0 equ IOBASE+04h ;ASCI Status Channel 0\r
43stat1 equ IOBASE+05h ;ASCI Status Channel 1\r
44 b2m RDRF,7 ;Receive Data Register Full\r
45 b2m OVRN,6 ;Overrun Error\r
46 b2m PERR,5 ;Parity Error (M80: PE conflicts with JP/CALL cc)\r
47 b2m FE,4 ;Framing Error\r
48 b2m RIE,3 ;Receive Interrupt Enable\r
49 b2m DCD0,2 ;Data Carrier Detect (Ch 0)\r
50 b2m CTS1E,2 ;Clear To Send Enable (Ch 1)\r
51 b2m TDRE,1 ;Transmit Data Register Empty\r
52 b2m TIE,0 ;Transmit Interrupt Enable\r
53\r
54tdr0 equ IOBASE+06h ;ASCI Transmit Data\r
55tdr1 equ IOBASE+07h ;ASCI Transmit Data\r
56rdr0 equ IOBASE+08h ;ASCI Receive Data\r
57rdr1 equ IOBASE+09h ;ASCI Receive Data\r
58\r
59cntr equ IOBASE+0Ah ;CSI/O Control Register\r
60 b2m CSIO_EF,7 ;End Flag\r
61 b2m CSIO_EIE,6 ;End Interrupt Enable\r
62 b2m CSIO_RE,5 ;Receive Enable\r
63 b2m CSIO_TE,4 ;Transmit Enable\r
64 b2m CSIO_SS2,2 ;Speed Select\r
65 b2m CSIO_SS1,1 ;\r
66 b2m CSIO_SS0,0 ;\r
67M_SS equ M_SS2+M_SS1+M_SS0 ;\r
68\r
69trdr equ IOBASE+0Bh ;CSI/O Transmit/Receive Data Register\r
70\r
71tmdr0l equ IOBASE+0Ch ;Timer Data Register Channel 0\r
72tmdr0h equ IOBASE+0Dh ;\r
73rldr0l equ IOBASE+0Eh ;Timer Reload Register Channel 0\r
74rldr0h equ IOBASE+0Fh ;\r
75tcr equ IOBASE+10h ;Timer Control Register\r
76 b2m TIF1,7 ;Timer Interrupt Flag\r
77 b2m TIF0,6 ;\r
78 b2m TIE1,5 ;Timer Interrupt Enable\r
79 b2m TIE0,4 ;\r
80 b2m TOC1,3 ;Timer Output Control\r
81 b2m TOC0,2 ;\r
82 b2m TDE1,1 ;Timer Down Count Enable\r
83 b2m TDE0,0 ;\r
84\r
85\r
86asext0 equ IOBASE+12h ;ASCI Extension Control Register\r
87asext1 equ IOBASE+13h ;ASCI Extension Control Register\r
88 b2m DCD0DIS,6 ;DCD0 Disable\r
89 b2m CTS0DIS,5 ;CTS0 Disable\r
90 b2m X1,4 ;CKA * 1 Clock/Samle Rate Divider\r
91 b2m BRGMOD,3 ;BRG Mode (Baud rate generator)\r
92 b2m BREAKEN,2 ;Break Enable\r
93 b2m BREAK,1 ;Break detected\r
94 b2m SENDBREAK,0 ;Send Break\r
95\r
96tmdr1l equ IOBASE+14h ;Timer Data Register Channel 1\r
97tmdr1h equ IOBASE+15h ;\r
98rldr1l equ IOBASE+16h ;Timer Reload Register Channel 1\r
99rldr1h equ IOBASE+17h ;\r
100\r
101frc equ IOBASE+18h ;Free Running Counter\r
102\r
103astc0l equ IOBASE+1Ah ;ASCI Time Constant Register 0\r
104astc0h equ IOBASE+1Bh ;\r
105astc1l equ IOBASE+1Ch ;ASCI Time Constant Register 1\r
106astc1h equ IOBASE+1Dh ;\r
107\r
108cmr equ IOBASE+1Eh ;Clock Mutiplier Register\r
109 b2m X2CM,7 ;X2 Clock Multiplier\r
110 b2m LNC,6 ;Low Noise Crystal\r
111\r
112ccr equ IOBASE+1Fh ;CPU Control Register\r
113 b2m NCD 7 ;No Clock Divide\r
114\r
115sar0l equ IOBASE+20h ;DMA Src Adr Register Channel 0\r
116sar0h equ IOBASE+21h ;\r
117sar0b equ IOBASE+22h ;\r
118dar0l equ IOBASE+23h ;DMA Dst Adr Register Channel 0\r
119dar0h equ IOBASE+24h ;\r
120dar0b equ IOBASE+25h ;\r
121bcr0l equ IOBASE+26h ;DMA Byte Count Register Channel 0\r
122bcr0h equ IOBASE+27h ;\r
123\r
124mar1l equ IOBASE+28h ;DMA Memory Address Register Channel 1\r
125mar1h equ IOBASE+29h ;\r
126mar1b equ IOBASE+2Ah ;\r
127iar1l equ IOBASE+2Bh ;DMA I/O Address Register Channel 1\r
128iar1h equ IOBASE+2Ch ;\r
129iar1b equ IOBASE+2Dh ;\r
130 b2m ALTE,7 ;Alternating Chnnels\r
131 b2m ALTC,6 ;Currently selected DMA Channel when Bit7=1\r
132 b2m REQ1SEL2,2 ;\r
133 b2m REQ1SEL1,1 ;\r
134 b2m REQ1SEL0,0 ;\r
135\r
136bcr1l equ IOBASE+2Eh ;DMA Byte Count Register Channel 1\r
137bcr1h equ IOBASE+2Fh ;\r
138\r
139dstat equ IOBASE+30h ;DMA Status Register\r
140 b2m DE1,7 ;DMA enable ch 1,0\r
141 b2m DE0,6 ;\r
142 b2m NDWE1,5 ;DMA Enable Bit Write Enable 1,0\r
143 b2m NDWE0,4 ;\r
144 b2m DIE1,3 ;DMA Interrupt Enable 1,0\r
145 b2m DIE0,2 ;\r
146 b2m DME,0 ;DMA Master enable\r
147\r
148dmode equ IOBASE+31h ;DMA Mode Register\r
149 b2m DM1,5 ;Ch 0 Destination Mode 1,0\r
150 b2m DM0,4 ;\r
151 b2m SM1,3 ;Ch 0 Source Mode 1,0\r
152 b2m SM0,2 ;\r
153 b2m MMOD,1 ;Memory MODE select (0=cycle steel/1=burst)\r
154\r
155dcntl equ IOBASE+32h ;DMA/WAIT Control\r
156 b2m MWI1,7 ;Memory Wait Insertion\r
157 b2m MWI0,6 ;\r
158 b2m IWI1,5 ;I/O Wait Insertion\r
159 b2m IWI0,4 ;\r
160 b2m DMS1,3 ;DREQi Select (Edge/Level)\r
161 b2m DMS0,2 ;\r
162 b2m DIM1,1 ;DMA Ch1 I/O Memory Mode Select\r
163 b2m DIM0,0\r
164M_MWI equ M_MWI1 + M_MWI0\r
165M_IWI equ M_IWI1 + M_IWI0\r
166\r
167il equ IOBASE+33h ;Interrupt Vector Low Register\r
168itc equ IOBASE+34h ;INT/TRAP Control Register\r
169 b2m TRAP,7 ;Trap\r
170 b2m UFO,6 ;Unidentified Fetch Object\r
171 b2m ITE2,2 ;/INT Enable 2,1,0\r
172 b2m ITE1,1 ;\r
173 b2m ITE0,0 ;\r
174\r
175rcr equ IOBASE+36h ;Refresh Control Register\r
176 b2m REFE,7 ;Refresh Enable\r
177 b2m REFW,6 ;Refresh Wait State\r
178 b2m CYC1,1 ;Cycle select\r
179 b2m CYC0,0 ;\r
180\r
181cbr equ IOBASE+38h ;MMU Common Base Register\r
182bbr equ IOBASE+39h ;MMU Bank Base Register\r
183cbar equ IOBASE+3Ah ;MMU Common/Bank Register\r
184\r
185omcr equ IOBASE+3Eh ;Operation Mode Control Register\r
186 b2m M1E,7 ;M1 Enable\r
187 b2m M1TE,6 ;M1 Temporary Enable\r
188 b2m IOC,5 ;I/O Compatibility\r
189\r
190icr equ IOBASE+3Fh ;I/O Control Register\r
191 b2m IOSTP,5 ;I/O Stop\r
192;\r
193; Interrupt Vectors\r
194;\r
195\r
196IV$INT1 equ 0 ;/INT1 (highest priority)\r
197IV$INT2 equ 2 ;/INT2\r
198IV$PRT0 equ 4 ;PRT channel 0\r
199IV$PRT1 equ 6 ;PRT channel 1\r
200IV$DMA0 equ 8 ;DMA channel 0\r
201IV$DMA1 equ 10 ;DMA channel 1\r
202IV$CSIO equ 12 ;CSI/O\r
203IV$ASCI0 equ 14 ;ASCI channel 0\r
204IV$ASCI1 equ 16 ;ASCI channel 1 (lowest priority)\r
205\r
206 .list\r