]> cloudbase.mooo.com Git - irmp.git/blame - irmp.h
added kathrein protocol
[irmp.git] / irmp.h
CommitLineData
4225a882 1/*---------------------------------------------------------------------------------------------------------------------------------------------------\r
2 * irmp.h\r
3 *\r
4 * Copyright (c) 2009-2010 Frank Meyer - frank(at)fli4l.de\r
5 *\r
111d6191 6 * $Id: irmp.h,v 1.52 2011/02/22 13:07:13 fm Exp $\r
cb8474cc 7 *\r
4225a882 8 * ATMEGA88 @ 8 MHz\r
9 *\r
10 * This program is free software; you can redistribute it and/or modify\r
11 * it under the terms of the GNU General Public License as published by\r
12 * the Free Software Foundation; either version 2 of the License, or\r
13 * (at your option) any later version.\r
14 *---------------------------------------------------------------------------------------------------------------------------------------------------\r
15 */\r
16\r
17#ifndef _WC_IRMP_H_\r
18#define _WC_IRMP_H_\r
19\r
20#ifdef __cplusplus\r
21extern "C"\r
22{\r
23#endif\r
24\r
c7a47e89 25/*---------------------------------------------------------------------------------------------------------------------------------------------------\r
26 * timing constants:\r
27 *---------------------------------------------------------------------------------------------------------------------------------------------------\r
28 */\r
29#define IRMP_TIMEOUT_TIME 16500.0e-6 // timeout after 16.5 ms darkness\r
30#define IRMP_TIMEOUT_TIME_MS 16500L // timeout after 16.5 ms darkness\r
31\r
9405f84a 32#if IRMP_SUPPORT_NIKON_PROTOCOL == 1\r
33#define IRMP_TIMEOUT_NIKON_TIME 29500.0e-6 // 2nd timeout after 29.5 ms darkness (only for NIKON!)\r
34#define IRMP_TIMEOUT_NIKON_TIME_MS 29500L // 2nd timeout after 29.5 ms darkness\r
35typedef uint16_t PAUSE_LEN;\r
36#define IRMP_TIMEOUT_NIKON_LEN (PAUSE_LEN)(F_INTERRUPTS * IRMP_TIMEOUT_NIKON_TIME + 0.5)\r
37#else\r
c7a47e89 38#if (F_INTERRUPTS * IRMP_TIMEOUT_TIME_MS) / 1000000 >= 254\r
39typedef uint16_t PAUSE_LEN;\r
40#else\r
41typedef uint8_t PAUSE_LEN;\r
42#endif\r
9405f84a 43#endif\r
c7a47e89 44\r
45#define IRMP_TIMEOUT_LEN (PAUSE_LEN)(F_INTERRUPTS * IRMP_TIMEOUT_TIME + 0.5)\r
46\r
4225a882 47/*---------------------------------------------------------------------------------------------------------------------------------------------------\r
cb8474cc 48 * IR protocols\r
4225a882 49 *---------------------------------------------------------------------------------------------------------------------------------------------------\r
50 */\r
f613f7dc 51#define IRMP_SIRCS_PROTOCOL 1 // Sony\r
52#define IRMP_NEC_PROTOCOL 2 // NEC, Pioneer, JVC, Toshiba, NoName etc.\r
53#define IRMP_SAMSUNG_PROTOCOL 3 // Samsung\r
54#define IRMP_MATSUSHITA_PROTOCOL 4 // Matsushita\r
55#define IRMP_KASEIKYO_PROTOCOL 5 // Kaseikyo (Panasonic etc)\r
56#define IRMP_RECS80_PROTOCOL 6 // Philips, Thomson, Nordmende, Telefunken, Saba\r
57#define IRMP_RC5_PROTOCOL 7 // Philips etc\r
779fbc81 58#define IRMP_DENON_PROTOCOL 8 // Denon, Sharp\r
f613f7dc 59#define IRMP_RC6_PROTOCOL 9 // Philips etc\r
60#define IRMP_SAMSUNG32_PROTOCOL 10 // Samsung32: no sync pulse at bit 16, length 32 instead of 37\r
61#define IRMP_APPLE_PROTOCOL 11 // Apple, very similar to NEC\r
62#define IRMP_RECS80EXT_PROTOCOL 12 // Philips, Technisat, Thomson, Nordmende, Telefunken, Saba\r
63#define IRMP_NUBERT_PROTOCOL 13 // Nubert\r
64#define IRMP_BANG_OLUFSEN_PROTOCOL 14 // Bang & Olufsen\r
65#define IRMP_GRUNDIG_PROTOCOL 15 // Grundig\r
66#define IRMP_NOKIA_PROTOCOL 16 // Nokia\r
67#define IRMP_SIEMENS_PROTOCOL 17 // Siemens, e.g. Gigaset\r
68#define IRMP_FDC_PROTOCOL 18 // FDC keyboard\r
69#define IRMP_RCCAR_PROTOCOL 19 // RC Car\r
770a1a9d 70#define IRMP_JVC_PROTOCOL 20 // JVC\r
c7a47e89 71#define IRMP_RC6A_PROTOCOL 21 // RC6A, e.g. Kathrein, XBOX\r
9405f84a 72#define IRMP_NIKON_PROTOCOL 22 // Nikon\r
1aee56bc 73#define IRMP_RUWIDO_PROTOCOL 23 // Ruwido, e.g. T-Home Mediareceiver\r
89e8cafb 74#define IRMP_IR60_PROTOCOL 24 // IR60 (SAB2008)\r
111d6191 75#define IRMP_KATHREIN_PROTOCOL 25 // Kathrein\r
4225a882 76\r
77f488bb 77// some flags of struct IRMP_PARAMETER:\r
78#define IRMP_PARAM_FLAG_IS_MANCHESTER 0x01\r
79#define IRMP_PARAM_FLAG_1ST_PULSE_IS_1 0x02\r
80\r
a7054daf 81#define SIRCS_START_BIT_PULSE_TIME 2400.0e-6 // 2400 usec pulse\r
82#define SIRCS_START_BIT_PAUSE_TIME 600.0e-6 // 600 usec pause\r
83#define SIRCS_1_PULSE_TIME 1200.0e-6 // 1200 usec pulse\r
84#define SIRCS_0_PULSE_TIME 600.0e-6 // 600 usec pulse\r
85#define SIRCS_PAUSE_TIME 600.0e-6 // 600 usec pause\r
86#define SIRCS_FRAMES 3 // SIRCS sends each frame 3 times\r
87#define SIRCS_AUTO_REPETITION_PAUSE_TIME 25.0e-3 // auto repetition after 25ms\r
88#define SIRCS_FRAME_REPEAT_PAUSE_TIME 25.0e-3 // frame repeat after 25ms\r
89#define SIRCS_ADDRESS_OFFSET 15 // skip 15 bits\r
90#define SIRCS_ADDRESS_LEN 5 // read up to 5 address bits\r
91#define SIRCS_COMMAND_OFFSET 0 // skip 0 bits\r
92#define SIRCS_COMMAND_LEN 15 // read 12-15 command bits\r
93#define SIRCS_MINIMUM_DATA_LEN 12 // minimum data length\r
94#define SIRCS_COMPLETE_DATA_LEN 20 // complete length - may be up to 20\r
95#define SIRCS_STOP_BIT 0 // has no stop bit\r
96#define SIRCS_LSB 1 // LSB...MSB\r
77f488bb 97#define SIRCS_FLAGS 0 // flags\r
4225a882 98\r
a7054daf 99#define NEC_START_BIT_PULSE_TIME 9000.0e-6 // 9000 usec pulse\r
100#define NEC_START_BIT_PAUSE_TIME 4500.0e-6 // 4500 usec pause\r
101#define NEC_REPEAT_START_BIT_PAUSE_TIME 2250.0e-6 // 2250 usec pause\r
102#define NEC_PULSE_TIME 560.0e-6 // 560 usec pulse\r
103#define NEC_1_PAUSE_TIME 1690.0e-6 // 1690 usec pause\r
104#define NEC_0_PAUSE_TIME 560.0e-6 // 560 usec pause\r
105#define NEC_FRAME_REPEAT_PAUSE_TIME 40.0e-3 // frame repeat after 40ms\r
106#define NEC_ADDRESS_OFFSET 0 // skip 0 bits\r
107#define NEC_ADDRESS_LEN 16 // read 16 address bits\r
108#define NEC_COMMAND_OFFSET 16 // skip 16 bits (8 address + 8 /address)\r
109#define NEC_COMMAND_LEN 16 // read 16 bits (8 command + 8 /command)\r
110#define NEC_COMPLETE_DATA_LEN 32 // complete length\r
111#define NEC_STOP_BIT 1 // has stop bit\r
112#define NEC_LSB 1 // LSB...MSB\r
77f488bb 113#define NEC_FLAGS 0 // flags\r
4225a882 114\r
a7054daf 115#define SAMSUNG_START_BIT_PULSE_TIME 4500.0e-6 // 4500 usec pulse\r
116#define SAMSUNG_START_BIT_PAUSE_TIME 4500.0e-6 // 4500 usec pause\r
117#define SAMSUNG_PULSE_TIME 550.0e-6 // 550 usec pulse\r
118#define SAMSUNG_1_PAUSE_TIME 1450.0e-6 // 1450 usec pause\r
119#define SAMSUNG_0_PAUSE_TIME 450.0e-6 // 450 usec pause\r
120#define SAMSUNG_FRAME_REPEAT_PAUSE_TIME 45.0e-3 // frame repeat after 45ms\r
121#define SAMSUNG_ADDRESS_OFFSET 0 // skip 0 bits\r
122#define SAMSUNG_ADDRESS_LEN 16 // read 16 address bits\r
123#define SAMSUNG_ID_OFFSET 17 // skip 16 + 1 sync bit\r
124#define SAMSUNG_ID_LEN 4 // read 4 id bits\r
125#define SAMSUNG_COMMAND_OFFSET 21 // skip 16 + 1 sync + 4 data bits\r
126#define SAMSUNG_COMMAND_LEN 16 // read 16 command bits\r
127#define SAMSUNG_COMPLETE_DATA_LEN 37 // complete length\r
128#define SAMSUNG_STOP_BIT 1 // has stop bit\r
129#define SAMSUNG_LSB 1 // LSB...MSB?\r
77f488bb 130#define SAMSUNG_FLAGS 0 // flags\r
4225a882 131\r
a7054daf 132#define SAMSUNG32_COMMAND_OFFSET 16 // skip 16 bits\r
133#define SAMSUNG32_COMMAND_LEN 16 // read 16 command bits\r
134#define SAMSUNG32_COMPLETE_DATA_LEN 32 // complete length\r
135#define SAMSUNG32_FRAMES 2 // SAMSUNG32 sends each frame 2 times\r
136#define SAMSUNG32_AUTO_REPETITION_PAUSE_TIME 47.0e-3 // repetition after 47 ms\r
137#define SAMSUNG32_FRAME_REPEAT_PAUSE_TIME 47.0e-3 // frame repeat after 40ms\r
4225a882 138\r
a7054daf 139#define MATSUSHITA_START_BIT_PULSE_TIME 3488.0e-6 // 3488 usec pulse\r
140#define MATSUSHITA_START_BIT_PAUSE_TIME 3488.0e-6 // 3488 usec pause\r
141#define MATSUSHITA_PULSE_TIME 872.0e-6 // 872 usec pulse\r
142#define MATSUSHITA_1_PAUSE_TIME 2616.0e-6 // 2616 usec pause\r
143#define MATSUSHITA_0_PAUSE_TIME 872.0e-6 // 872 usec pause\r
144#define MATSUSHITA_FRAME_REPEAT_PAUSE_TIME 45.0e-3 // frame repeat after 45ms\r
145#define MATSUSHITA_ADDRESS_OFFSET 12 // skip 12 bits\r
146#define MATSUSHITA_ADDRESS_LEN 12 // read 12 address bits\r
147#define MATSUSHITA_COMMAND_OFFSET 0 // skip 0 bits\r
148#define MATSUSHITA_COMMAND_LEN 12 // read 12 bits (6 custom + 6 command)\r
149#define MATSUSHITA_COMPLETE_DATA_LEN 24 // complete length\r
150#define MATSUSHITA_STOP_BIT 1 // has stop bit\r
151#define MATSUSHITA_LSB 1 // LSB...MSB?\r
77f488bb 152#define MATSUSHITA_FLAGS 0 // flags\r
4225a882 153\r
a7054daf 154#define KASEIKYO_START_BIT_PULSE_TIME 3380.0e-6 // 3380 usec pulse\r
155#define KASEIKYO_START_BIT_PAUSE_TIME 1690.0e-6 // 1690 usec pause\r
156#define KASEIKYO_PULSE_TIME 423.0e-6 // 525 usec pulse\r
157#define KASEIKYO_1_PAUSE_TIME 1269.0e-6 // 525 usec pause\r
158#define KASEIKYO_0_PAUSE_TIME 423.0e-6 // 1690 usec pause\r
770a1a9d 159#define KASEIKYO_AUTO_REPETITION_PAUSE_TIME 74.0e-3 // repetition after 74 ms\r
160#define KASEIKYO_FRAME_REPEAT_PAUSE_TIME 74.0e-3 // frame repeat after 74 ms\r
a7054daf 161#define KASEIKYO_ADDRESS_OFFSET 0 // skip 0 bits\r
162#define KASEIKYO_ADDRESS_LEN 16 // read 16 address bits\r
163#define KASEIKYO_COMMAND_OFFSET 28 // skip 28 bits (16 manufacturer & 4 parity & 8 genre)\r
164#define KASEIKYO_COMMAND_LEN 12 // read 12 command bits (10 real command & 2 id)\r
165#define KASEIKYO_COMPLETE_DATA_LEN 48 // complete length\r
166#define KASEIKYO_STOP_BIT 1 // has stop bit\r
167#define KASEIKYO_LSB 1 // LSB...MSB?\r
770a1a9d 168#define KASEIKYO_FRAMES 2 // KASEIKYO sends 1st frame 2 times\r
77f488bb 169#define KASEIKYO_FLAGS 0 // flags\r
4225a882 170\r
a7054daf 171#define RECS80_START_BIT_PULSE_TIME 158.0e-6 // 158 usec pulse\r
172#define RECS80_START_BIT_PAUSE_TIME 7432.0e-6 // 7432 usec pause\r
173#define RECS80_PULSE_TIME 158.0e-6 // 158 usec pulse\r
174#define RECS80_1_PAUSE_TIME 7432.0e-6 // 7432 usec pause\r
175#define RECS80_0_PAUSE_TIME 4902.0e-6 // 4902 usec pause\r
176#define RECS80_FRAME_REPEAT_PAUSE_TIME 45.0e-3 // frame repeat after 45ms\r
177#define RECS80_ADDRESS_OFFSET 2 // skip 2 bits (2nd start + 1 toggle)\r
178#define RECS80_ADDRESS_LEN 3 // read 3 address bits\r
179#define RECS80_COMMAND_OFFSET 5 // skip 5 bits (2nd start + 1 toggle + 3 address)\r
180#define RECS80_COMMAND_LEN 6 // read 6 command bits\r
181#define RECS80_COMPLETE_DATA_LEN 11 // complete length\r
182#define RECS80_STOP_BIT 1 // has stop bit\r
183#define RECS80_LSB 0 // MSB...LSB\r
77f488bb 184#define RECS80_FLAGS 0 // flags\r
4225a882 185\r
a7054daf 186#define RC5_BIT_TIME 889.0e-6 // 889 usec pulse/pause\r
187#define RC5_FRAME_REPEAT_PAUSE_TIME 45.0e-3 // frame repeat after 45ms\r
1aee56bc 188\r
a7054daf 189#define RC5_ADDRESS_OFFSET 2 // skip 2 bits (2nd start + 1 toggle)\r
190#define RC5_ADDRESS_LEN 5 // read 5 address bits\r
191#define RC5_COMMAND_OFFSET 7 // skip 5 bits (2nd start + 1 toggle + 5 address)\r
192#define RC5_COMMAND_LEN 6 // read 6 command bits\r
193#define RC5_COMPLETE_DATA_LEN 13 // complete length\r
194#define RC5_STOP_BIT 0 // has no stop bit\r
195#define RC5_LSB 0 // MSB...LSB\r
77f488bb 196#define RC5_FLAGS IRMP_PARAM_FLAG_IS_MANCHESTER // flags\r
4225a882 197\r
53c11f07 198#define DENON_PULSE_TIME 310.0e-6 // 310 usec pulse in practice, 275 in theory\r
199#define DENON_1_PAUSE_TIME 1780.0e-6 // 1780 usec pause in practice, 1900 in theory\r
200#define DENON_0_PAUSE_TIME 745.0e-6 // 745 usec pause in practice, 775 in theory\r
a7054daf 201#define DENON_FRAMES 2 // DENON sends each frame 2 times\r
202#define DENON_AUTO_REPETITION_PAUSE_TIME 65.0e-3 // inverted repetition after 65ms\r
203#define DENON_FRAME_REPEAT_PAUSE_TIME 65.0e-3 // frame repeat after 65ms\r
204#define DENON_ADDRESS_OFFSET 0 // skip 0 bits\r
205#define DENON_ADDRESS_LEN 5 // read 5 address bits\r
206#define DENON_COMMAND_OFFSET 5 // skip 5\r
207#define DENON_COMMAND_LEN 10 // read 10 command bits\r
208#define DENON_COMPLETE_DATA_LEN 15 // complete length\r
209#define DENON_STOP_BIT 1 // has stop bit\r
210#define DENON_LSB 0 // MSB...LSB\r
77f488bb 211#define DENON_FLAGS 0 // flags\r
4225a882 212\r
a7054daf 213#define RC6_START_BIT_PULSE_TIME 2666.0e-6 // 2.666 msec pulse\r
214#define RC6_START_BIT_PAUSE_TIME 889.0e-6 // 889 usec pause\r
215#define RC6_TOGGLE_BIT_TIME 889.0e-6 // 889 msec pulse/pause\r
216#define RC6_BIT_TIME 444.0e-6 // 889 usec pulse/pause\r
217#define RC6_FRAME_REPEAT_PAUSE_TIME 45.0e-3 // frame repeat after 45ms\r
218#define RC6_ADDRESS_OFFSET 5 // skip "1" + 3 mode bits + 1 toggle bit\r
219#define RC6_ADDRESS_LEN 8 // read 8 address bits\r
220#define RC6_COMMAND_OFFSET 13 // skip 12 bits ("1" + 3 mode + 1 toggle + 8 address)\r
221#define RC6_COMMAND_LEN 8 // read 8 command bits\r
222#define RC6_COMPLETE_DATA_LEN_SHORT 21 // complete length\r
223#define RC6_COMPLETE_DATA_LEN_LONG 36 // complete length\r
224#define RC6_STOP_BIT 0 // has no stop bit\r
225#define RC6_LSB 0 // MSB...LSB\r
77f488bb 226#define RC6_FLAGS (IRMP_PARAM_FLAG_IS_MANCHESTER | IRMP_PARAM_FLAG_1ST_PULSE_IS_1) // flags\r
4225a882 227\r
a7054daf 228#define RECS80EXT_START_BIT_PULSE_TIME 158.0e-6 // 158 usec pulse\r
229#define RECS80EXT_START_BIT_PAUSE_TIME 3637.0e-6 // 3637 usec pause\r
230#define RECS80EXT_PULSE_TIME 158.0e-6 // 158 usec pulse\r
231#define RECS80EXT_1_PAUSE_TIME 7432.0e-6 // 7432 usec pause\r
232#define RECS80EXT_0_PAUSE_TIME 4902.0e-6 // 4902 usec pause\r
233#define RECS80EXT_FRAME_REPEAT_PAUSE_TIME 45.0e-3 // frame repeat after 45ms\r
234#define RECS80EXT_ADDRESS_OFFSET 2 // skip 2 bits (2nd start + 1 toggle)\r
235#define RECS80EXT_ADDRESS_LEN 4 // read 3 address bits\r
236#define RECS80EXT_COMMAND_OFFSET 6 // skip 6 bits (2nd start + 1 toggle + 4 address)\r
237#define RECS80EXT_COMMAND_LEN 6 // read 6 command bits\r
238#define RECS80EXT_COMPLETE_DATA_LEN 12 // complete length\r
239#define RECS80EXT_STOP_BIT 1 // has stop bit\r
240#define RECS80EXT_LSB 0 // MSB...LSB\r
77f488bb 241#define RECS80EXT_FLAGS 0 // flags\r
4225a882 242\r
a7054daf 243#define NUBERT_START_BIT_PULSE_TIME 1340.0e-6 // 1340 usec pulse\r
244#define NUBERT_START_BIT_PAUSE_TIME 340.0e-6 // 340 usec pause\r
245#define NUBERT_1_PULSE_TIME 1340.0e-6 // 1340 usec pulse\r
246#define NUBERT_1_PAUSE_TIME 340.0e-6 // 340 usec pause\r
247#define NUBERT_0_PULSE_TIME 500.0e-6 // 500 usec pulse\r
248#define NUBERT_0_PAUSE_TIME 1300.0e-6 // 1300 usec pause\r
249#define NUBERT_FRAMES 2 // Nubert sends 2 frames\r
250#define NUBERT_AUTO_REPETITION_PAUSE_TIME 35.0e-3 // auto repetition after 35ms\r
251#define NUBERT_FRAME_REPEAT_PAUSE_TIME 35.0e-3 // frame repeat after 45ms\r
252#define NUBERT_ADDRESS_OFFSET 0 // skip 0 bits\r
253#define NUBERT_ADDRESS_LEN 0 // read 0 address bits\r
254#define NUBERT_COMMAND_OFFSET 0 // skip 0 bits\r
255#define NUBERT_COMMAND_LEN 10 // read 10 bits\r
256#define NUBERT_COMPLETE_DATA_LEN 10 // complete length\r
257#define NUBERT_STOP_BIT 1 // has stop bit\r
258#define NUBERT_LSB 0 // MSB?\r
77f488bb 259#define NUBERT_FLAGS 0 // flags\r
4225a882 260\r
a7054daf 261#define BANG_OLUFSEN_START_BIT1_PULSE_TIME 200.0e-6 // 200 usec pulse\r
262#define BANG_OLUFSEN_START_BIT1_PAUSE_TIME 3125.0e-6 // 3125 usec pause\r
263#define BANG_OLUFSEN_START_BIT2_PULSE_TIME 200.0e-6 // 200 usec pulse\r
264#define BANG_OLUFSEN_START_BIT2_PAUSE_TIME 3125.0e-6 // 3125 usec pause\r
265#define BANG_OLUFSEN_START_BIT3_PULSE_TIME 200.0e-6 // 200 usec pulse\r
266#define BANG_OLUFSEN_START_BIT3_PAUSE_TIME 15625.0e-6 // 15625 usec pause\r
267#define BANG_OLUFSEN_START_BIT4_PULSE_TIME 200.0e-6 // 200 usec pulse\r
268#define BANG_OLUFSEN_START_BIT4_PAUSE_TIME 3125.0e-6 // 3125 usec pause\r
269#define BANG_OLUFSEN_PULSE_TIME 200.0e-6 // 200 usec pulse\r
270#define BANG_OLUFSEN_1_PAUSE_TIME 9375.0e-6 // 9375 usec pause\r
271#define BANG_OLUFSEN_0_PAUSE_TIME 3125.0e-6 // 3125 usec pause\r
272#define BANG_OLUFSEN_R_PAUSE_TIME 6250.0e-6 // 6250 usec pause (repeat last bit)\r
273#define BANG_OLUFSEN_TRAILER_BIT_PAUSE_TIME 12500.0e-6 // 12500 usec pause (trailer bit)\r
274#define BANG_OLUFSEN_FRAME_REPEAT_PAUSE_TIME 45.0e-3 // frame repeat after 45ms\r
275#define BANG_OLUFSEN_ADDRESS_OFFSET 0 // no address bits\r
276#define BANG_OLUFSEN_ADDRESS_LEN 0 // no address bits\r
277#define BANG_OLUFSEN_COMMAND_OFFSET 3 // skip startbits 2, 3, 4\r
278#define BANG_OLUFSEN_COMMAND_LEN 16 // read 16 command bits\r
279#define BANG_OLUFSEN_COMPLETE_DATA_LEN 20 // complete length: startbits 2, 3, 4 + 16 data bits + trailer bit\r
280#define BANG_OLUFSEN_STOP_BIT 1 // has stop bit\r
281#define BANG_OLUFSEN_LSB 0 // MSB...LSB\r
77f488bb 282#define BANG_OLUFSEN_FLAGS 0 // flags\r
504d9df9 283\r
89e8cafb 284#define GRUNDIG_NOKIA_IR60_BIT_TIME 528.0e-6 // 528 usec pulse/pause\r
285#define GRUNDIG_NOKIA_IR60_PRE_PAUSE_TIME 2639.0e-6 // 2639 usec pause after pre bit\r
286#define GRUNDIG_NOKIA_IR60_FRAME_REPEAT_PAUSE_TIME 117.76e-3 // info frame repeat after 117.76 ms\r
287#define GRUNDIG_NOKIA_IR60_STOP_BIT 0 // has no stop bit\r
288#define GRUNDIG_NOKIA_IR60_LSB 1 // MSB...LSB\r
289#define GRUNDIG_NOKIA_IR60_FLAGS (IRMP_PARAM_FLAG_IS_MANCHESTER | IRMP_PARAM_FLAG_1ST_PULSE_IS_1) // flags\r
d155e9ab 290\r
a7054daf 291#define GRUNDIG_FRAMES 2 // GRUNDIG sends each frame 1+1 times\r
292#define GRUNDIG_AUTO_REPETITION_PAUSE_TIME 20.0e-3 // repetition after 20ms\r
293#define GRUNDIG_ADDRESS_OFFSET 0 // no address\r
294#define GRUNDIG_ADDRESS_LEN 0 // no address\r
295#define GRUNDIG_COMMAND_OFFSET 1 // skip 1 start bit\r
296#define GRUNDIG_COMMAND_LEN 9 // read 9 command bits\r
297#define GRUNDIG_COMPLETE_DATA_LEN 10 // complete length: 1 start bit + 9 data bits\r
592411d1 298\r
a7054daf 299#define NOKIA_FRAMES 3 // NOKIA sends each frame 1 + 1 + 1 times\r
300#define NOKIA_AUTO_REPETITION_PAUSE_TIME 20.0e-3 // repetition after 20ms\r
301#define NOKIA_ADDRESS_OFFSET 9 // skip 9 bits (1 start bit + 8 data bits)\r
302#define NOKIA_ADDRESS_LEN 8 // 7 address bits\r
303#define NOKIA_COMMAND_OFFSET 1 // skip 1 bit (1 start bit)\r
304#define NOKIA_COMMAND_LEN 8 // read 8 command bits\r
305#define NOKIA_COMPLETE_DATA_LEN 17 // complete length: 1 start bit + 8 address bits + 8 command bits\r
d155e9ab 306\r
89e8cafb 307#define IR60_TIMEOUT_TIME 5000.0e-6 // timeout grundig frame, switch to IR60\r
308#define IR60_ADDRESS_OFFSET 0 // skip 1 bits\r
309#define IR60_ADDRESS_LEN 0 // read 0 address bits\r
310#define IR60_COMMAND_OFFSET 0 // skip 1 bit (start bit after pre bit, always 1)\r
311#define IR60_COMMAND_LEN 7 // read 6 command bits\r
312#define IR60_COMPLETE_DATA_LEN 7 // complete length\r
313\r
12948cf3 314#define SIEMENS_OR_RUWIDO_START_BIT_PULSE_TIME 275.0e-6 // 275 usec pulse\r
315#define SIEMENS_OR_RUWIDO_START_BIT_PAUSE_TIME 550.0e-6 // 550 usec pause\r
316#define SIEMENS_OR_RUWIDO_BIT_PULSE_TIME 275.0e-6 // 275 usec short pulse\r
317#define SIEMENS_OR_RUWIDO_BIT_PULSE_TIME_2 550.0e-6 // 550 usec long pulse\r
318#define SIEMENS_OR_RUWIDO_BIT_PAUSE_TIME 275.0e-6 // 275 usec short pause\r
319#define SIEMENS_OR_RUWIDO_BIT_PAUSE_TIME_2 550.0e-6 // 550 usec long pause\r
320#define SIEMENS_OR_RUWIDO_FRAME_REPEAT_PAUSE_TIME 45.0e-3 // frame repeat after 45ms\r
321#define SIEMENS_OR_RUWIDO_STOP_BIT 0 // has no stop bit\r
322#define SIEMENS_OR_RUWIDO_LSB 0 // MSB...LSB\r
323#define SIEMENS_OR_RUWIDO_FLAGS (IRMP_PARAM_FLAG_IS_MANCHESTER | IRMP_PARAM_FLAG_1ST_PULSE_IS_1) // flags\r
324\r
325#define RUWIDO_ADDRESS_OFFSET 0 // skip 0 bits\r
326#define RUWIDO_ADDRESS_LEN 9 // read 9 address bits\r
327#define RUWIDO_COMMAND_OFFSET 9 // skip 9 bits\r
328#define RUWIDO_COMMAND_LEN 8 // read 7 + 1 command bits, last bit is only check bit\r
329#define RUWIDO_COMPLETE_DATA_LEN 17 // complete length\r
330\r
331#define SIEMENS_ADDRESS_OFFSET 0 // skip 0 bits\r
332#define SIEMENS_ADDRESS_LEN 11 // read 11 bits\r
333#define SIEMENS_COMMAND_OFFSET 11 // skip 11 bits\r
334#define SIEMENS_COMMAND_LEN 11 // read 10 + 1 command bits, last bit is only check bit\r
335#define SIEMENS_COMPLETE_DATA_LEN 22 // complete length\r
a7054daf 336\r
6f750020 337#define FDC_START_BIT_PULSE_TIME 2085.0e-6 // 2085 usec pulse\r
338#define FDC_START_BIT_PAUSE_TIME 966.0e-6 // 966 usec pause\r
339#define FDC_PULSE_TIME 300.0e-6 // 300 usec pulse\r
340#define FDC_1_PAUSE_TIME 715.0e-6 // 715 usec pause\r
341#define FDC_0_PAUSE_TIME 220.0e-6 // 220 usec pause\r
c7c9a4a1 342#define FDC_FRAME_REPEAT_PAUSE_TIME 60.0e-3 // frame repeat after 60ms\r
48664931 343#define FDC_ADDRESS_OFFSET 0 // skip 0 bits\r
d823e852 344#define FDC_ADDRESS_LEN 14 // read 14 address bits, but use only 6, shift 8 into command\r
345#define FDC_COMMAND_OFFSET 20 // skip 20 bits\r
346#define FDC_COMMAND_LEN 12 // read 12 bits\r
48664931 347#define FDC_COMPLETE_DATA_LEN 40 // complete length\r
348#define FDC_STOP_BIT 1 // has stop bit\r
349#define FDC_LSB 1 // LSB...MSB\r
350#define FDC_FLAGS 0 // flags\r
b5ea7869 351\r
9e16d699 352#define RCCAR_START_BIT_PULSE_TIME 2000.0e-6 // 2000 usec pulse\r
353#define RCCAR_START_BIT_PAUSE_TIME 2000.0e-6 // 2000 usec pause\r
354#define RCCAR_PULSE_TIME 600.0e-6 // 360 usec pulse\r
355#define RCCAR_1_PAUSE_TIME 450.0e-6 // 650 usec pause\r
356#define RCCAR_0_PAUSE_TIME 900.0e-6 // 180 usec pause\r
357#define RCCAR_FRAME_REPEAT_PAUSE_TIME 40.0e-3 // frame repeat after 40ms\r
358#define RCCAR_ADDRESS_OFFSET 0 // skip 0 bits\r
c7c9a4a1 359#define RCCAR_ADDRESS_LEN 0 // read 0 address bits\r
360#define RCCAR_COMMAND_OFFSET 0 // skip 0 bits\r
361#define RCCAR_COMMAND_LEN 13 // read 13 bits\r
9e16d699 362#define RCCAR_COMPLETE_DATA_LEN 13 // complete length\r
363#define RCCAR_STOP_BIT 1 // has stop bit\r
48664931 364#define RCCAR_LSB 1 // LSB...MSB\r
9e16d699 365#define RCCAR_FLAGS 0 // flags\r
366\r
770a1a9d 367#define JVC_START_BIT_PULSE_TIME 9000.0e-6 // 9000 usec pulse\r
368#define JVC_START_BIT_PAUSE_TIME 4500.0e-6 // 4500 usec pause\r
369#define JVC_PULSE_TIME 560.0e-6 // 560 usec pulse\r
370#define JVC_1_PAUSE_TIME 1690.0e-6 // 1690 usec pause\r
371#define JVC_0_PAUSE_TIME 560.0e-6 // 560 usec pause\r
c7a47e89 372#define JVC_FRAME_REPEAT_PAUSE_TIME 22.0e-3 // frame repeat after 22ms\r
770a1a9d 373#define JVC_ADDRESS_OFFSET 0 // skip 0 bits\r
374#define JVC_ADDRESS_LEN 4 // read 4 address bits\r
375#define JVC_COMMAND_OFFSET 4 // skip 4 bits\r
376#define JVC_COMMAND_LEN 12 // read 12 bits\r
377#define JVC_COMPLETE_DATA_LEN 16 // complete length\r
378#define JVC_STOP_BIT 1 // has stop bit\r
379#define JVC_LSB 1 // LSB...MSB\r
380#define JVC_FLAGS 0 // flags\r
381\r
9405f84a 382#define NIKON_START_BIT_PULSE_TIME 2200.0e-6 // 2200 usec pulse\r
383#define NIKON_START_BIT_PAUSE_TIME 27100.0e-6 // 27100 usec pause\r
384#define NIKON_PULSE_TIME 500.0e-6 // 520 usec pulse\r
385#define NIKON_1_PAUSE_TIME 3500.0e-6 // 3500 usec pause\r
386#define NIKON_0_PAUSE_TIME 1500.0e-6 // 1500 usec pause\r
387#define NIKON_FRAME_REPEAT_PAUSE_TIME 60.0e-3 // frame repeat after 60ms\r
388#define NIKON_ADDRESS_OFFSET 0 // skip 0 bits\r
389#define NIKON_ADDRESS_LEN 0 // read 0 address bits\r
390#define NIKON_COMMAND_OFFSET 0 // skip 0 bits\r
391#define NIKON_COMMAND_LEN 2 // read 2 bits\r
392#define NIKON_COMPLETE_DATA_LEN 2 // complete length\r
393#define NIKON_STOP_BIT 1 // has stop bit\r
394#define NIKON_LSB 0 // LSB...MSB\r
395#define NIKON_FLAGS 0 // flags\r
396\r
111d6191 397#define KATHREIN_START_BIT_PULSE_TIME 210.0e-6 // 1340 usec pulse\r
398#define KATHREIN_START_BIT_PAUSE_TIME 6218.0e-6 // 340 usec pause\r
399#define KATHREIN_1_PULSE_TIME 210.0e-6 // 1340 usec pulse\r
400#define KATHREIN_1_PAUSE_TIME 3000.0e-6 // 340 usec pause\r
401#define KATHREIN_0_PULSE_TIME 210.0e-6 // 500 usec pulse\r
402#define KATHREIN_0_PAUSE_TIME 1400.0e-6 // 1300 usec pause\r
403#define KATHREIN_SYNC_BIT_PAUSE_LEN_TIME 4600.0e-6 // 4600 usec sync (on 6th and/or 8th bit)\r
404#define KATHREIN_FRAMES 1 // Kathrein sends 1 frame\r
405#define KATHREIN_AUTO_REPETITION_PAUSE_TIME 35.0e-3 // auto repetition after 35ms\r
406#define KATHREIN_FRAME_REPEAT_PAUSE_TIME 35.0e-3 // frame repeat after 35ms\r
407#define KATHREIN_ADDRESS_OFFSET 0 // skip 0 bits\r
408#define KATHREIN_ADDRESS_LEN 0 // read 0 address bits\r
409#define KATHREIN_COMMAND_OFFSET 0 // skip 0 bits\r
410#define KATHREIN_COMMAND_LEN 12 // read 10 bits\r
411#define KATHREIN_COMPLETE_DATA_LEN 13 // complete length\r
412#define KATHREIN_STOP_BIT 1 // has stop bit\r
413#define KATHREIN_LSB 0 // MSB\r
414#define KATHREIN_FLAGS 0 // flags\r
415\r
770a1a9d 416#define AUTO_FRAME_REPETITION_TIME 80.0e-3 // SIRCS/SAMSUNG32/NUBERT: automatic repetition after 25-50ms\r
417 // KASEIKYO: automatic repetition after 75ms\r
4225a882 418\r
419#define TRUE 1\r
420#define FALSE 0\r
421\r
422#define IRMP_FLAG_REPETITION 0x01\r
423\r
424typedef struct\r
425{\r
a7054daf 426 uint8_t protocol; // protocol, i.e. NEC_PROTOCOL\r
427 uint16_t address; // address\r
428 uint16_t command; // command\r
429 uint8_t flags; // flags, e.g. repetition\r
4225a882 430} IRMP_DATA;\r
431\r
432\r
433/**\r
434 * Initialize IRMP decoder\r
435 * @details Configures IRMP input pin\r
436 */\r
437extern void irmp_init (void);\r
438\r
439/**\r
440 * Get IRMP data\r
441 * @details gets decoded IRMP data\r
442 * @param pointer in order to store IRMP data\r
443 * @return TRUE: successful, FALSE: failed\r
444 */\r
445extern uint8_t irmp_get_data (IRMP_DATA *);\r
446\r
447/**\r
448 * ISR routine\r
449 * @details ISR routine, called 10000 times per second\r
450 */\r
879b06c2 451extern uint8_t irmp_ISR (void);\r
4225a882 452\r
453#ifdef __cplusplus\r
454}\r
455#endif\r
456\r
457#endif /* _WC_IRMP_H_ */\r